この商品を友人に教える:
Analysis and Design of a Dram Cell for Low Leakage: Process Level Techniques for Leakage Reduction Arun Kumar
遠隔倉庫からの取り寄せ
クリスマスプレゼントは1月31日まで返品可能です
Analysis and Design of a Dram Cell for Low Leakage: Process Level Techniques for Leakage Reduction
Arun Kumar
In Dynamic Random Access Memory, every cell experiences leakage current which consumes part of the stored charge. As the DRAM cell size is shrinking, the leakage is increasing. To maintain the desired data retention time, the leakage current must be kept within the acceptable limit. So, leakage reduction in memories is a topic of great challenge and interest in researchers. This book presents the analysis and design of a DRAM cell for low leakage. For the analysis, trench capacitor DRAM cell has been considered. For the design of trench capacitor DRAM cell, 0.18 ?m submicron nMOSFET as access transistor and the conventional trench capacitor as storage device have been considered. Various DRAM cell structures, leakage mechanisms in a DRAM cell and process-level techniques for leakage reduction have been reviewed. Process simulation and device simulation of DRAM cell have been done using the ATHENA/ATLAS packages of SILVACO. This book will help the beginners as the book reviews the previous work done by many researchers and provides the trends in DRAM cell designs, theoretical knowledge of leakage mechanisms in DRAM cell and process/device simulation of DRAM cell.
| メディア | 書籍 Paperback Book (ソフトカバーで背表紙を接着した本) |
| リリース済み | 2010年6月23日 |
| ISBN13 | 9783838339436 |
| 出版社 | LAP Lambert Academic Publishing |
| ページ数 | 56 |
| 寸法 | 225 × 3 × 150 mm · 102 g |
| 言語 | ドイツ語 |
Arun Kumarの他の作品を見る
Arun Kumarのすべてを見る ( 例: Paperback Book , Hardcover Book および Audiobook (CD) )