Optimization Algorithms for Reconfigurable Fpga Based Architectures: Fpga, Design Flow, Reconfigurable Architectures, System on Programmable Chip - Bouraoui Ouni - 書籍 - LAP LAMBERT Academic Publishing - 9783659128370 - 2012年5月31日
カバー画像とタイトルが一致しない場合、正しいのはタイトルです

Optimization Algorithms for Reconfigurable Fpga Based Architectures: Fpga, Design Flow, Reconfigurable Architectures, System on Programmable Chip

価格
¥ 10.019
税抜

遠隔倉庫からの取り寄せ

発送予定日 2026年1月12日 - 2026年1月22日
クリスマスプレゼントは1月31日まで返品可能です
iMusicのウィッシュリストに追加

Dynamically reconfigurable architectures (DRA) have the potential for achieving high performance at a relatively low cost for a wide range of applications. DRA combine programmable processing units with reconfigurable hardware units. The later is usually based on dynamically reconfigurable Field Programmable Gate Array (FPGA). Designers have used the temporal partitioning approach to divide the application into temporal partitions, which are configured one after the one on target FPGA. The first partition receives input data, performs computations and stores the intermediate data into an on-board memory. The device is then reconfigured for the next partition, which computes results based on intermediate data from the previous partition. A controller interacts with both the reconfigurable hardware and the memory and is used to load new configuration. The temporal partitioning has become an essential issue for several important VLSI applications. Application with several tasks has entailed problem complexities that are unmanageable for existing programmable device.

メディア 書籍     Paperback Book   (ソフトカバーで背表紙を接着した本)
リリース済み 2012年5月31日
ISBN13 9783659128370
出版社 LAP LAMBERT Academic Publishing
ページ数 200
寸法 150 × 12 × 225 mm   ·   316 g
言語 ドイツ語