Test Vector Reordering Method for  Low Power Testing: Test Vector Reordering Method for Minimizing Power Dissipation in Vlsi Circuits Using Functional Metrics - K. Gunavathi - 書籍 - LAP LAMBERT Academic Publishing - 9783659180767 - 2012年7月18日
カバー画像とタイトルが一致しない場合、正しいのはタイトルです

Test Vector Reordering Method for Low Power Testing: Test Vector Reordering Method for Minimizing Power Dissipation in Vlsi Circuits Using Functional Metrics

価格
¥ 7.476
税抜

遠隔倉庫からの取り寄せ

発送予定日 2026年1月15日 - 2026年1月27日
クリスマスプレゼントは1月31日まで返品可能です
iMusicのウィッシュリストに追加

The book investigates test vector reordering algorithm for minimizing the power dissipation during testing of VLSI circuits. Testing plays a key role in design flow and is the major challenging task for design and test engineers. Power dissipation is critical problem during testing phase. The test vectors generated from Automatic Test Pattern Generator used for testing are statistically independent which leads to more power dissipation. The testing power can be reduced by reordering the sequence of test vectors. The reordering algorithm is developed using the graph theory with heuristic concept to find more sub-optimal solutions. Five functional metrics such as Cosine, Hamming, Mahalanobis, Minkowski and Seuclidean are considered for reordering the test vectors. Don?t care replacement method is also proposed for reordered test set to reduce further the transitions in the CUT. Both the methods are implemented and simulated in ISCAS85 benchmark circuits to evaluate the transitions and average power. The results show that transitions and average power are reduced considerably for functions other than hamming distance when compared with unordered test set and existing methods.

メディア 書籍     Paperback Book   (ソフトカバーで背表紙を接着した本)
リリース済み 2012年7月18日
ISBN13 9783659180767
出版社 LAP LAMBERT Academic Publishing
ページ数 76
寸法 150 × 5 × 226 mm   ·   131 g
言語 ドイツ語