Processor Array Implementations: Mapping Systems of Affine Recurrence Equations for Digital Signal Processing - Marjan Gusev - 書籍 - LAP LAMBERT Academic Publishing - 9783659167591 - 2012年7月24日
カバー画像とタイトルが一致しない場合、正しいのはタイトルです

Processor Array Implementations: Mapping Systems of Affine Recurrence Equations for Digital Signal Processing

価格
¥ 11.608
税抜

遠隔倉庫からの取り寄せ

発送予定日 2026年1月16日 - 2026年1月28日
iMusicのウィッシュリストに追加

Regular processor array implementations lack efficiency due to limitations set by data dependences in order to enable regular data flow. Efficient processor arrays implement data flow of all variables and avoid static variables that require intensive data loads from memory introducing idle processor activity. Most of existing design methods and techniques that map algorithms onto processor arrays are based on linear mappings and just transform the algorithm dependence graphs in space-time graphs. Obtained processor arrays do not reach the required efficiency, producing ?bubbles? when the processor is not performing a reasonable operation in alternative time moments, i.e. producing idle activity. The results in this research show implementations that can eliminate mentioned problems and can reach maximum efficiency, except for processor data load and store activities. The implementations are based on non-linear transformations that include folding, double mapping and fast systolic designs. There are theoretical and experimental proofs which designs can reach the most efficient processor array implementations by introducing the fastest processors array implementations

メディア 書籍     Paperback Book   (ソフトカバーで背表紙を接着した本)
リリース済み 2012年7月24日
ISBN13 9783659167591
出版社 LAP LAMBERT Academic Publishing
ページ数 288
寸法 150 × 16 × 226 mm   ·   447 g
言語 ドイツ語  

Marjan Gusevの他の作品を見る

すべて表示