この商品を友人に教える:
Processor Array Implementations: Mapping Systems of Affine Recurrence Equations for Digital Signal Processing Marjan Gusev
遠隔倉庫からの取り寄せ
Processor Array Implementations: Mapping Systems of Affine Recurrence Equations for Digital Signal Processing
Marjan Gusev
Regular processor array implementations lack efficiency due to limitations set by data dependences in order to enable regular data flow. Efficient processor arrays implement data flow of all variables and avoid static variables that require intensive data loads from memory introducing idle processor activity. Most of existing design methods and techniques that map algorithms onto processor arrays are based on linear mappings and just transform the algorithm dependence graphs in space-time graphs. Obtained processor arrays do not reach the required efficiency, producing ?bubbles? when the processor is not performing a reasonable operation in alternative time moments, i.e. producing idle activity. The results in this research show implementations that can eliminate mentioned problems and can reach maximum efficiency, except for processor data load and store activities. The implementations are based on non-linear transformations that include folding, double mapping and fast systolic designs. There are theoretical and experimental proofs which designs can reach the most efficient processor array implementations by introducing the fastest processors array implementations
| メディア | 書籍 Paperback Book (ソフトカバーで背表紙を接着した本) |
| リリース済み | 2012年7月24日 |
| ISBN13 | 9783659167591 |
| 出版社 | LAP LAMBERT Academic Publishing |
| ページ数 | 288 |
| 寸法 | 150 × 16 × 226 mm · 447 g |
| 言語 | ドイツ語 |