この商品を友人に教える:
Source-level Debugging of Vhdl Designs: Models, Methods and Tools Bernhard Peischl
遠隔倉庫からの取り寄せ
クリスマスプレゼントは1月31日まで返品可能です
Source-level Debugging of Vhdl Designs: Models, Methods and Tools
Bernhard Peischl
As design density and complexity of digital systems increase, the costs due to design faultsincrease exponentially. Therefore, detecting, localizing, and correcting faults are crucial issuesin today`s fast-paced and fault-prone development process. Test case generation and verificationtools detect faults and provide the user with a failing run. Even with a detailed failing run inhand, locating and correcting a fault is a bland and time-consuming chore. Debugging, which is the process of locating and correcting a fault, is not done solely bydesigners. The verification engineers, the ones who write and run the verification tests, usuallyspend quite a lot of their own time analyzing the failure traces themselves. Debugging is one of the most time consuming tasks in the effort to improvesystem quality. It takes 50 to 80 percent of the time used for verification depending on the levelof automation of the verification tools. Fault localization may significantly reduce design cycletime by reducing the overall debugging time. This book focuses on models, methods, and techniques for the design and development of debugging tools and specifically addresses verification engineers.
| メディア | 書籍 Paperback Book (ソフトカバーで背表紙を接着した本) |
| リリース済み | 2008年7月25日 |
| ISBN13 | 9783639045536 |
| 出版社 | VDM Verlag |
| ページ数 | 140 |
| 寸法 | 150 × 220 × 10 mm · 195 g |
| 言語 | 英語 |